Tags
Language
Tags
March 2024
Su Mo Tu We Th Fr Sa
25 26 27 28 29 1 2
3 4 5 6 7 8 9
10 11 12 13 14 15 16
17 18 19 20 21 22 23
24 25 26 27 28 29 30
31 1 2 3 4 5 6

Cadence SPB OrCAD 16.60.006 Hotfix

Posted By: scutter
Cadence SPB OrCAD 16.60.006 Hotfix

Cadence SPB OrCAD 16.60.006 Hotfix | 551.1 mb

Cadence Design Systems, Inc. announce that hotfix version 6 for 16.60 release available. A hot fix is a software maintenance package containing a small number of code fixes, designed to fix a small number of critical problems. A hot fix enables a customer to receive fixes for urgent problems, without having to wait for the next service pack.

Cadence Design Systems, Inc., a leader in global electronic design innovation, launched the Cadence OrCAD 16.6 design solution with new features, enhanced customization capabilities, and 20 percent simulation performance improvements that provide customers a shorter, more predictable path to product creation.

This latest release offers numerous improvements to tool usability and performance, but at the heart of 16.6 are three key benefits: enhanced miniaturization capabilities, timing-aware physical implementation and verification for faster timing closure, and the industry’s first electrical CAD team collaboration environment for PCB design using Microsoft SharePoint technology.

===================================================================================================================================
CCRID PRODUCT PRODUCTLEVEL2 TITLE
===================================================================================================================================
110139 FIRST_ENCOUNTE GUI Error in Save OA Design form
625821 CONCEPT_HDL CORE publishpdf from command line doen not work if temp directory does not exist.
642837 PSPICE SIMULATOR Option to disable Bias Points when Primary Analysis in Active Simulation Profile is DC Sweep
650578 ALLEGRO_EDITOR SHAPE Allegro should do void only selected Shape without "Update Shape".
653835 ALLEGRO_EDITOR MANUFACT Double character drill code overlaps with "cross" in NC drill legend
687170 SIP_LAYOUT DRC_CONSTRAINTS Shape to Route Keepout spacing DRC display incorrect
787041 FSP DE-HDL_SCHEMATIC FSP Refdes inconsistency when gen schematics
825813 CONCEPT_HDL CORE HDL crashes when copying a property from one H block to other
834211 ALLEGRO_EDITOR SHAPE Constant tweaking of shape oversize values is time consuming
835944 ALLEGRO_EDITOR OTHER Customer want to change for Jumper symbol by other Alt symbol.
868981 SCM SETUP SCM responds slow when trying to browse signal integrity
871899 CONCEPT_HDL CORE 'Multiple:' column of Grid window in DE-HDL option is too wide
873917 CONCEPT_HDL CORE Markers dialog is not refreshed
887887 CONCEPT_HDL CORE Option to find unconnected Pins/Nets with DEHDL L License
888290 APD DIE_GENERATOR Die Generation Improvement
892857 CONCEPT_HDL CORE packager treats R? as a unique reference designator
902908 PSPICE SIMULATOR Support of CSHUNT Option in Pspice
908254 ALLEGRO_EDITOR INTERACTIV Enhancement request for DRC marker to have a link to CM
922422 CAPTURE NETLIST_ALLEGRO Netlist errors when using mix of convert and normal symbols
923361 ALLEGRO_EDITOR INTERACTIV Stop writting PATH variables in env file if no modifications are done using User Preferences
935155 CAPTURE DRC No any warning messages listed in the On line DRC window even executed "Check & Save" to on line DRC
945393 FSP OTHER group contigous pin support enhancement
969342 ALLEGRO_EDITOR DATABASE Enhanced password security for Allegro database
1005078 CAPTURE ANNOTATE Copy paste operation does not fill the missing refdes
1005812 F2B BOM bomhdl fails on bigger SCM Projects
1010988 CAPTURE OPTIONS ENH: ADD ISO 8601 Date Time format to Capture
1011325 ALLEGRO_EDITOR PLACEMENT Placement replication creates modules with duplicate names
1016640 ALLEGRO_EDITOR PLACEMENT Error/Warning Message for not finding or unmatched mechanical symbol or fiducials or which are not on a net
1018756 CONCEPT_HDL CONSTRAINT_MGR Match Groups with Pin Pairs are not getting imported into the schematic CM during Import Physical
1032387 FSP OTHER Pointer to set Mapping file for project based library.
1032609 FSP IMPORT_CONSTRAIN Import qsf into FSP fails with їPLL PLL_3 does not exist in device instanceї
1040678 ALLEGRO_EDITOR MANUFACT Text spacing is inconsistant for top and bottom SM layer in xsection chart
1042025 APD WIREBOND Order placement of power rings for power/ground rings generation with using Perform Auto Bonding
1045500 CONCEPT_HDL CORE Why Search results does not display the correct Physical Pages.
1047259 CIS EXPLORER Sorting in CIS Explorer is not Numeric even for columns which are of Numeric data type
1047756 CAPTURE NETLISTS Not adding user defined properties in netlist generated by orDump.dll
1052455 RF_PCB DISCRETE_LIBX_2A RFPCB IFF Export to fix port direction for ADS for footprint having the same pin rotation
1054314 CONCEPT_HDL CORE Zoom of custom text is different from other schematic objects
1061529 CONCEPT_HDL CORE Space can be included in LOCATION value and cannot be checked by checkplus
1064035 CONCEPT_HDL COMP_BROWSER Component Browser crashes on part number search using a library containing >23K parts
1064604 ALLEGRO_EDITOR MANUFACT Enh - Include ability to add slot notes to designs
1065636 CONCEPT_HDL OTHER Text not visible in published pdf
1065843 CIS PART_MANAGER time stamp on library from different time zones triggers part manager lib out of date warnings
1066701 ALLEGRO_EDITOR OTHER Missing padstack warnings not in Symbol refresh log summary
1067283 SCM PACKAGER ALLOW_CONN_SWAP does not work for lower level schematic parts
1067400 CONCEPT_HDL CORE ERROR(SPCOCD-171): Port exists in symbol but not in the schematic
1068878 CONCEPT_HDL CORE Rotating symbol causes the pin name to be upside down
1069896 ALLEGRO_EDITOR EDIT_ETCH Cline changes to arc when routing even when Line lock is set to Line 45
1070465 CONCEPT_HDL CORE Why does ConceptHDL crash on renaming a Port Signal
1071037 PSPICE SIMULATOR Provide option to disable Index Files Time Stamp Check
1072311 CONCEPT_HDL OTHER Schematics are incorrect after importing design.
1072691 CONCEPT_HDL CORE Customer has the crash from Run Script of DE-HDL 16.51 again(#3)
1072859 SIP_LAYOUT DIE_EDITOR padstack selection window crash from Die Editing: Component editing of Co-Design Die
1073354 CONCEPT_HDL CORE Bubble defined on symbol pin is not visible on the schematic
1073837 ALLEGRO_EDITOR GRAPHICS Some objects disappear on ZoomIn ZoomOut
1074243 ALLEGRO_EDITOR GRAPHICS Allegro WorldView window does not always refresh after dehighlight of objects
1074606 ALLEGRO_EDITOR INTERACTIV Enh - Cosmetic change in Filter Option UI of Replace padstack to indicate multiple pin entry format
1074794 ALLEGRO_EDITOR REPORTS add commonly reguested via reports to Allegro and ICP reports. Via per net, via per layer per net
1075587 CONCEPT_HDL PAGE_MGMT Unable to insert page in schematic
1076117 PSPICE PROBE Copy & Paste text/label in probe window changes font size and later gets invisible
1076145 SIP_LAYOUT DIE_ABSTRACT_IF Issue message in Add Codesign and Refresh Die Abstract if Pin Numbers from Die Abstract exceed 31 chars.
1076566 ALLEGRO_EDITOR EDIT_ETCH Sliding diff pair cline that has a min/max prop rule displays the HUD meter inconsistently.
1076604 ALLEGRO_EDITOR SHAPE Sliding via in pad corrupts surrounding shape and generates false DRC Errors
1076820 SPECCTRA FANOUT Fanout fails to stack vias in bga pads.
1076868 ALLEGRO_EDITOR PARTITION Symbols become 'read only' inside a design partition
1076879 GRE IFP_INTERACTIVE Plan Column should not be present in Visibility tab for Symbol Editor
1076898 CONCEPT_HDL CORE User can not increase logic grid size value continuously using Up button on Design Entry HDL Options
1077026 CIS LINK_DATABASE_PA fonts changes while linking db part in 16.5
1077187 ALLEGRO_EDITOR DATABASE DBDoctor appears to fix database but nothing is listed in the log file.
1077527 CONCEPT_HDL CORE ConceptHDL net with name U cannot be found using Global navigate
1077621 CONCEPT_HDL CORE DEHDL crashes when saving page 3
1078270 SCM UI Physical net is not unique or not valid
1079616 CONSTRAINT_MGR CONCEPT_HDL Packager error in 16.5 which is resolved when system is re-booted
1079821 CONCEPT_HDL CORE Project Setup does not respect $TEMP variable for temp_dir and creates a directory in project calle
1080142 CIS CONFIGURATION peated entries in Allowed Part Ref Prefs
1080207 ALLEGRO_EDITOR INTERACTIV Separate the 2 types of SOV violations."Segments over voids & Segments with missing plane coverage"
1080261 PSPICE SIMULATOR Encryption support for lines longer than 125 characters
1080336 CONCEPT_HDL CORE Backannotation error message ehnancement
1081001 ALLEGRO_EDITOR PLACEMENT Package boundary is not visible while manually placing a component when using OrCAD license
1081237 ALLEGRO_EDITOR PLACEMENT Place replicate > apply does not apply component pin properties stored in .mdd
1081284 MODEL_INTEGRIT TRANSLATION Space in the file path will create a bogus error
1081346 ALLEGRO_EDITOR INTERACTIV With Place manual, rotation of the symbol is not updated.
1081760 FSP CONFIG_SETTINGS Content of їFPGA Input/Output Onchip terminationї columns resets after update csv command
1082220 FLOWS OTHER Error SPCOCV-353
1082492 ALLEGRO_EDITOR PLACEMENT Place replicate create does not highlight symbols.
1082676 ALLEGRO_EDITOR EDIT_ETCH HUD meter doesnot display while sliding / add command
1082737 CAPTURE GENERAL The їArea selectї icon shows wrong icon in Capture canvas.
1082739 CAPTURE OTHER The product choices dialogue box shows incorrect name
1082785 CONCEPT_HDL CORE DE HDL should clean the design with non sync properties in some automated way
1083761 CONCEPT_HDL OTHER AGND text missing from PDF Publisher
1083964 CONCEPT_HDL OTHER Do not display Value and other attributes on variant parts which are DNI
1084023 PSPICE MODELEDITOR Model Editor is slow/unresponsive while opening a Model by double-clicking on .lib file
1084178 ALLEGRO_EDITOR SHAPE Spike create on dynamic void.
1084637 ALLEGRO_EDITOR INTERACTIV Enhancement: Pick dialog should automatically be set to enter coordinates
1085010 CONCEPT_HDL CREFER Crefer crashes if the property value in the dcf file has more than 255 characters
1085347 CAPTURE SCHEMATIC_EDITOR Replace cache results is loss of net graphic changes.
1085522 ALLEGRO_EDITOR INTERACTIV Allegro add angle to Display->Measure results
1085791 CONCEPT_HDL CORE Publish PDF can not output Constraint Manager properties into PDF file.
1085891 ALLEGRO_EDITOR INTERACTIV about DRC update
1085990 CAPTURE DRC B1: "ERROR(ORCAP-2207) Check Bus Width Mismatch" should be INFO
1086514 CONCEPT_HDL COMP_BROWSER Component Browser placement restrictions not working
1086576 CONCEPT_HDL CHECKPLUS CheckPlus hangs when running Graphic rules.
1086671 PSPICE SIMULATOR SPB16.6 pspice crashes with attached design
1086749 ALLEGRO_EDITOR MENTOR mbs2brd: DEFAULT_NET_TYPE rule is not translated
1086886 CAPTURE PROPERTY_EDITOR "Is No Connect" check box in property editor doesn't work for power pins
1086902 CONCEPT_HDL INFRA Problems occurred while loading design connectivity
1086937 PSPICE ENVIRONMENT PSpice Color map getting doubled leading to crash after colors are modified number of times.
1087221 CONCEPT_HDL OTHER Part manager could not update any parts.
1087223 CAPTURE CROSSREF Cross Probing issue when login into system with user name containing white space
1087295 SIP_LAYOUT EXPORT_DATA Enable "Package Overlay File for IC" for concurrent co-design dies too
1087658 CAPTURE PRINT/PLOT/OUTPU Lower level design pages are getting print twice
1088231 F2B PACKAGERXL Design fails to package in 16.5
1088252 CONCEPT_HDL CORE Menu commands grayed out after Save (with 16.5-s035) when launched from ASA.
1088606 ALLEGRO_EDITOR INTERACTIV Pin Number field do not support Pin Range for Symbol Editor
1088983 CONSTRAINT_MGR CONCEPT_HDL Units resolution changed in 16.6 Constraint Manager
1089017 ALLEGRO_EDITOR SHAPE What is the cause of the shape not filling?
1089259 SCM IMPORTS Cannot import block into ASA design
1089356 SIP_LAYOUT DIE_EDITOR Distributed co-design : launching die editor taking more than an hour to bring up edit form
1089362 PSPICE STABILITY Pspice crash on pspice > view simulation result on attached project
1089368 SCM OTHER Can't do Save - cp: cannot stat … No such file or directory
1089605 CONCEPT_HDL CONSTRAINT_MGR Power net missing from the CM opened from DEHDL Schematic editor.
1090068 ALLEGRO_EDITOR SHAPE shape priority issue in SPB165
1090125 ALLEGRO_EDITOR DATABASE Q- The rename resequence log file is not giving correct message.
1090181 GRE CORE AiDT fails for the nets with errors SPGRE-21 & SPGRE-22
1090930 CONSTRAINT_MGR CONCEPT_HDL DEHDL-CM does not retain customized worksheet.
1091335 CONCEPT_HDL OTHER Color change cannot remain in some situation.
1091347 CAPTURE TCL_INTERFACE The Project New link on Start Page doesn't work when Journaling is enabled
1091359 CAPTURE GENERAL Toolbar Customization missing description
1091662 CONCEPT_HDL CORE Incorrect behavior with the SHOW_PNN_SIGNAME directive
1091714 CAPTURE PART_EDITOR More than one icons gets selected in part editor at the same time
1092411 CONSTRAINT_MGR INTERACTIV In v16.6 CM multiple net name selection under net column is not working as in v16.5
1092426 CONCEPT_HDL CORE Getting ERROR(SPCOCN-1993) while saving a Hierarchical Design
1092874 CONCEPT_HDL CORE DEHDL wire short during move not detected with check enabled
1092882 ALLEGRO_EDITOR EDIT_ETCH AICC should be removed from orcad PCB Designers design parameters
1092918 CAPTURE GENERATE_PART Generate part functionality gives no/misleading information in sesison log in case of error
1092933 CONCEPT_HDL OTHER PDF Publisher saves the pdf generated in the previous project folder
1093327 CONCEPT_HDL OTHER Getting error SPCODD ї 369 Unable to load physical part in variant editor
1093391 CONSTRAINT_MGR OTHER Setup > Constraints > (domain), doesn't open correct worksheet with OrCAD PCB Editor Professional license.
1093886 SPECCTRA HIGHSPEED Pin delay does not work in PCB Router when specified in time
1094223 CAPTURE PROPERTY_EDITOR CTRL+S does not work in Property Editor but RMB > Save.
1094513 CONCEPT_HDL CORE How to display $PNN for which SIG_NAME is not visible?
1094611 CAPTURE PROPERTY_EDITOR E1: 'Tools->Update Properties' should list parts which are present in .UPD, but not schematic
1094618 CONCEPT_HDL INFRA Unable to uprev the design in 16.5
1094867 CONCEPT_HDL CORE Page Up / Down Keys are hard-coded assigned to Next /Previous Sheet
1095449 SIP_LAYOUT LOGIC Allow netlist-in wizard to work on a co-design die
1095701 CONCEPT_HDL CORE Replace part in replicated block only preserves the Refdes in 1st instance of the replicated block
1095705 CONCEPT_HDL CREFER Cref_to_list not updated on repl icated blocks in 16.5 release worked fine in 16.3
1095861 F2B BOM Using Upper-case Input produces incorrect BOM results
1096318 ALLEGRO_EDITOR INTERFACES IDF import not removing MCAD tagged objects during import
1097241 CONCEPT_HDL CORE Concepthdl - zoom in to first object in Find result automatically
1097468 ALLEGRO_EDITOR INTERACTIV Need ability to hilight and assign color to vias
1097675 CAPTURE ANNOTATE Enhancement:Option to have Incremental reference Update to be checked at all times when we click on Tool>Annotate
1099151 SIG_INTEGRITY SIMULATION All Neighbor crosstalk numbers reported when there are no aggressors
1099175 CONCEPT_HDL CORE CPM directive that enables the Command Console Window in DE-HDL
1099838 CAPTURE TCL_INTERFACE TCL library correction utility is not working correctly.
1099903 ALLEGRO_EDITOR PLACEMENT Mirror and rotating component places component mirror side
1099941 ALLEGRO_EDITOR PLACEMENT Problem in rotating bottom components when using Place Manual or place manual -h command
1099998 CONCEPT_HDL CHECKPLUS CheckPlus marker file not locating signal when signal name includes the # character.
1100018 CONCEPT_HDL COPY_PROJECT CopyProject gives errors about locked directives
1100449 ALLEGRO_EDITOR ARTWORK Pad with Net_short property and shorted to shape supressed wrongly with Pad Supression in Artwork
1100758 CAPTURE LIBRARY Import properties does not update pin numbers of multi section parts
1101009 CONCEPT_HDL CORE Cursor stays as arrow after performing File > Save Hierarchy
1101497 ALLEGRO_EDITOR UI_FORMS Allegro PCB Editor crashes using attached script when working with RF PCB Clearances.
1101813 SIP_LAYOUT DIE_ABSTRACT_IF Support die abstract properties
1102531 ALLEGRO_EDITOR GRAPHICS Allegro graphics distortion infinite cursor 16.6
1102623 ALLEGRO_EDITOR SHAPE Strange void around the pad
1103246 FSP FPGA_SUPPORT New FPGA request - Arria V - 5AGXMA1D6F31 - IN2P3
1103631 MODEL_INTEGRIT OTHER Model Integrity license when using orcad
1103703 F2B DESIGNSYNC Toolcrash with Design Differences
1103712 CONCEPT_HDL COPY_PROJECT Copy Project crashes on customer design attempting to update symbol view
1104068 CAPTURE DRC "Check single node connection" DRC gets reset in 16.6
1104121 PSPICE AA_OPT їParameter Selectionї window not showing all the components : on WinXP
1104575 CONCEPT_HDL CORE Allign does not allign offgrid symbols correctly
1104727 CONSTRAINT_MGR SCM Net Group created in sip does not transfer to SCM
1105128 CONSTRAINT_MGR DATABASE Import dcf does not clear out user defined schedule.
1105195 SIP_LAYOUT WIREBOND Request that Tack points default to a "fixed" position after Generate Bond Wires.
1105249 ALLEGRO_EDITOR OTHER PDF out–- component user defined prop doesn't list the prop selection form
1105443 PSPICE AA_OPT Parameter selection window in optimizer does not list param part
1105818 ALLEGRO_EDITOR INTERACTIV Menu-items seperators are clickable and menu goes away when clicked
1105822 ALLEGRO_EDITOR SCHEM_FTB Netrev failing with compact pin syntax
1105993 SIP_LAYOUT LOGIC Import netlist no longer works with co-design die in SiP 16.6
1106332 SIP_LAYOUT OTHER sprintf for axlSpreadsheetDefineCell writes characters in upper case only
1106786 CAPTURE SCHEMATICS Bug: Pointer snap to grid
1107132 FSP OTHER Altera ArriaV (5AGXMA5GF31C4) support.
1107151 ALLEGRO_EDITOR ARTWORK Shape filling removed when changing artwork format to RS274X in Global Dynamic Param
1107237 SIP_LAYOUT WIZARDS Updating a Die using the Die Text In Wizard will error out and not finish
1107371 ADW COMPONENT_BROWSE ADW preset Warning filter is spelt incorrectly. (Wraning).
1107599 CAPTURE STABILITY Capture 16.6 crash when trying to invoke
1108118 ALLEGRO_EDITOR OTHER PDF Publisher pad rotation messed up with flashed pad.
1108574 ADW COMPONENT_BROWSE LifecycleStatus functionality does not work when in Metadata mode. Work correctly in PPT Mode
1109095 SIP_LAYOUT WIREBOND Bondfinger move in hug mode create drcs
1109113 ALLEGRO_EDITOR DATABASE Allegro Netrev crash with SPB 16.6
1109622 SIP_LAYOUT DATABASE In a wirebond design, the ratsnests with 'Closest Endpoint' should not point to the die pins.
1110077 ALLEGRO_EDITOR DRC_CONSTR Duplicate Drill Hole DRC's are not shown for Pins overlapped in same symbol unless "Min metal to metal" DRC is turned ON
1110256 ALLEGRO_EDITOR SHAPE Auto void on dynamic shape is not correct in 16.6
1110264 RF_PCB FE_IFF_IMPORT IFF Import in DEHDL has component offset
1111226 ALLEGRO_EDITOR DATABASE Name too long error with Uprev command when output file name exceeds 31 characters
1111234 ALLEGRO_EDITOR MANUFACT Double digit drill character overlaps with figures triangle, hexagon and octagon in NC drill legend
1112431 SIP_LAYOUT COLOR Frequent crash while working with latest version of CDNSIP
1112493 ALLEGRO_EDITOR DATABASE Customer does not like 16.6 Ratsnest points Closest Endpoint
1112774 GRE CORE Allegro GRE not able to commit plan after topological plan
1113908 ALLEGRO_EDITOR COLOR Dehilight command fails to remove highlight pattern on a cline, without removing net custom color.
1114815 ALLEGRO_EDITOR OTHER Q1: Switchversion error when reading -fa file
1114994 ALLEGRO_EDITOR DATABASE Getting an error after upreving components to 16.6

About Cadence Design Systems, Inc.

Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry.

visit my blog

Name: Cadence SPB OrCAD
Version: (32bit) 16.60.006 Hotfix
Home: www.cadence.com
Interface: english
OS: Windows XP / Vista / Seven
System Requirements: Cadence SPB OrCAD 16.60.000 - 16.60.005
Size: 551.1 mb

No mirrors please